By Topic

Synthesis of multiplexer network using ratio parameters and mapping onto FPGAs

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

3 Author(s)
Pal, A. ; Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India ; Gorai, R.K. ; Raju, V.V.S.S.

The introduction of multiplexer based FPGAs has renewed interest in logic design using multiplexers. This paper presents an iterative approach for the synthesis of combinational circuits using a tree network of 2-to-1 multiplexers. A characterizing parameter of Boolean functions, known as Ratio Parameters, has been used in each iteration to reduce the search space. The obtained multiplexer network is then mapped onto the Actel ACT1 FPGA basic blocks. The performance of the proposed approach has been evaluated by comparing the results of 11 MCNC benchmark problems with the results of the existing technology mappers

Published in:

VLSI Design, 1995., Proceedings of the 8th International Conference on

Date of Conference:

4-7 Jan 1995