By Topic

Single step lithography for double-recessed gate pseudomorphic high electron mobility transistors

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $31
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

4 Author(s)
Grundbacher, R. ; Center for Compound Semiconductor Microelectronics, Coordinated Science Laboratory, and Department of Electrical and Computer Engineering, University of Illinois, Urbana, Illinois 61801 ; Adesida, I. ; Kao, Y.C. ; Ketterson, A.A.

Your organization might have access to this article on the publisher's site. To check, click on this link:http://dx.doi.org/+10.1116/1.589254 

An asymmetric double-recessed gate process achieved through a single lithography step and a combination of wet and dry etching techniques is presented. The double-recessed gate process is beneficial in the fabrication of InGaAs/AlGaAs/GaAs pseudomorphic high electron mobility transistors (PHEMTs) because breakdown voltage is enhanced while surface effects on the drain side of the gate are minimized. In contrast to conventional processes that require two lithography steps, the current process requires only a single lithography step for the asymmetric placement of a T-gate in a wide recess trench. The process utilizes a four-layer resist of polymethylmethacrylate (PMMA) and P(MMA-MAA) exposed by electron beam lithography. Upon development of the resist, a wet selective etch (citric acid:H2O2) is used to define the wide recess trench and then a dry selective etch (SiCl4/SiF4) is used to recess a narrow trench (within the wide recess trench) in which the gate foot rests. This technique can achieve gate lengths of 0.15μm and drain-side wide recess dimensions from 0.15 to 0.55μm while the source-side recess width is kept at or below 0.15 μm. Device results show improved breakdown voltages and output conductance with only slight reduction in transconductance and drain current for the PHEMTs fabricated using the technique as compared to PHEMTs fabricated using a trilayer T-gate process. © 1997 American Vacuum Society.

Published in:

Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures  (Volume:15 ,  Issue: 1 )