Cart (Loading....) | Create Account
Close category search window
 

CMOS OTA with improve performance

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

3 Author(s)
Shi-Cai Qin ; Dept. of Electron Sci., Nankai Univ., Tianjin, China ; Xiang-Luan Jia ; Yong-Ping Wang

A new CMOS OTA which consists of a linearized source-coupled pair cascaded by a conventional CMOS OTA biased in sub-threshold region is presented. SPICE simulation results show that for ±5 V supply voltage, and over ±3 V input range, the maximum non-linear error is ±0.3% and the transconductance varies Iabc linearly over a wide Iabc range

Published in:

Microelectronics and VLSI, 1995. TENCON '95., IEEE Region 10 International Conference on

Date of Conference:

6-10 Nov 1995

Need Help?


IEEE Advancing Technology for Humanity About IEEE Xplore | Contact | Help | Terms of Use | Nondiscrimination Policy | Site Map | Privacy & Opting Out of Cookies

A not-for-profit organization, IEEE is the world's largest professional association for the advancement of technology.
© Copyright 2014 IEEE - All rights reserved. Use of this web site signifies your agreement to the terms and conditions.