A Wirelist Compare Program for Verifying VLSI Layouts | IEEE Journals & Magazine | IEEE Xplore