By Topic

A monolithic 625 Mb/s data recovery circuit in 1.2 μm CMOS

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$31 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

3 Author(s)
Kang, J. ; Dept. of Electr. & Comput. Eng., North Carolina State Univ., Raleigh, NC, USA ; Liu, W. ; Cavin, R.K.

This paper presents a technique and circuitry for recovering high speed data using a novel matched delay sampler. By simultaneously propagating the data and a slow clock through two different delay taps, the sampler achieves a very fine sampling resolution which is mainly limited by the delay difference between data and clock. Thus it is capable of oversampling data signals and greatly enhances the possibility of very high rate data recovery. This circuitry has been designed in MOSIS 1.2 μm CMOS technology with an area of 10.8 mm2. Simulation shows it is capable of taking 625 Mb/s (SONET-OC12) input data and makes a 1:4 demultiplexing of the data into four 156.25 Mb/s output streams. In the processing of data recovery, the slow clock phase tracks with the input data based on values extracted from the digital phase control circuit

Published in:

Custom Integrated Circuits Conference, 1994., Proceedings of the IEEE 1994

Date of Conference:

1-4 May 1994