By Topic

A quantitative methodology for rapid prototyping and high-level synthesis of signal processing algorithms

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$33 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

2 Author(s)
Madisetti, V.K. ; Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA ; Curtis, B.A.

The paper introduces a systematic quantitative methodology to prototype deterministic recursive DSP algorithms onto multiple programmable signal processors. A scheduling framework that is based upon linear integer programming techniques is used to obtain rate, processor, delay, and communications optimal schedules for a given data flow graph representation of a signal processing algorithm. This powerful design synthesis environment facilitates optimal scheduling for randomly connected heterogeneous systems with multiple pipelined functional units and finite resources in VLSI. This framework can also be used in the high-level synthesis of efficient register-transfer level (RTL) VLSI descriptions from behavioral specifications

Published in:

Signal Processing, IEEE Transactions on  (Volume:42 ,  Issue: 11 )