By Topic

GaAs high-speed data transfer network for a parallel processing system

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$33 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

6 Author(s)
Y. Kitaura ; Toshiba ULSI Res. Center, Kawasaki, Japan ; A. Kameyama ; T. Terada ; N. Uchitomi
more authors

A GaAs high-speed data transfer network connecting multiple processor units (PUs) has been successfully developed in a module with 8-b slice GaAs bus logic (BL) LSIs, which fully functioned at more than 100 MHz. The GaAs multichip module consists of 12 GaAs BL LSIs in a 3*4 matrix. In the parallel processing system, a 4 Gbit/s data transfer data (32 b*120 MHz) can be realized by four stacked modules of 48 GaAs BLs.<>

Published in:

Gallium Arsenide Integrated Circuit (GaAs IC) Symposium, 1990. Technical Digest 1990., 12th Annual

Date of Conference:

7-10 Oct. 1990