By Topic

FPGA implementation of a deterministic bit-stream neuron

Sign In

Cookies must be enabled to login.After enabling cookies , please use refresh or reload or ctrl+f5 on the browser for the login options.

Formats Non-Member Member
$33 $13
Learn how you can qualify for the best price for this item!
Become an IEEE Member or Subscribe to
IEEE Xplore for exclusive pricing!
close button

puzzle piece

IEEE membership options for an individual and IEEE Xplore subscriptions for an organization offer the most affordable access to essential journal articles, conference papers, standards, eBooks, and eLearning courses.

Learn more about:

IEEE membership

IEEE Xplore subscriptions

3 Author(s)
Bostan, I. ; Electron. Dept., Univ. of Pitesti, Romania ; Ionescu, V. ; Moldovan, C.

This paper presents a digital hardware implementation of a deterministic Bit-Stream Artificial Neuron (AN) with ten inputs. The design was made to be implemented in a FPGA device for a minimal hardware requirement. The simulation for XCV3200 Virtex FPGA device, showed the possibility to place around 200 neurons (including the extra logic required to run the networks). As each neuron has ten connections this means that it will be possible to place a network with 2000 weights.

Published in:

Semiconductor Conference, 2003. CAS 2003. International  (Volume:2 )

Date of Conference:

28 Sept.-2 Oct. 2003