Skip to Main Content
The trial-and-error approach still dominates on-chip electrostatic discharge (ESD) protection circuit design. We present a new predictive mixed-mode ESD protection simulation-design methodology, which involves multiple-level electro-thermal-process-device-circuit-layout coupling in an ESD protection simulation that solves complex electro-thermal equations self-consistently at process, device and circuit levels, in a coupled fashion. In this way, we can investigate ESD protection circuit behavior without any pre-assumption. Practical design examples in commercial 0.35 μm CMOS are presented.
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on (Volume:4 )
Date of Conference: 25-28 May 2003