Fully process-compatible layout design on bond pad to improve wire bond reliability in CMOS ICs | IEEE Journals & Magazine | IEEE Xplore