A 1.0 Gbps clock and data recovery circuit with two-XOR phase-frequency detector | IEEE Conference Publication | IEEE Xplore