Low power multiplier architectures using vedic mathematics in 45nm technology for high speed computing | IEEE Conference Publication | IEEE Xplore