A Low-Latency Low-Power QR-Decomposition ASIC Implementation in 0.13 - CMOS | IEEE Journals & Magazine | IEEE Xplore