A Phase-Domain All-Digital Phase-Locked Loop Architecture Without Reference Clock Retiming | IEEE Journals & Magazine | IEEE Xplore