VLSI layout of a pipelined multiplier | IEEE Conference Publication | IEEE Xplore