Modelling mismatch effects in CMOS translinear loops and current mode multipliers | IEEE Conference Publication | IEEE Xplore