Loading [MathJax]/extensions/MathMenu.js
Corner lot process variation effects on high speed ADCs for satellite receivers | IEEE Conference Publication | IEEE Xplore

Corner lot process variation effects on high speed ADCs for satellite receivers


Abstract:

In summary, we have demonstrated fully integrated high-speed ADC performance characteristics with process variations. The ADC corner lot study verified that process varia...Show More

Abstract:

In summary, we have demonstrated fully integrated high-speed ADC performance characteristics with process variations. The ADC corner lot study verified that process variations such from poly resistors and BJT-β and emitter area size can affect the ADC dynamic performance. The optimum ADC performances were achieved by setting the corner process as Lot 6 conditions which are maximum BJT-β and minimum BJT emitter area, while keeping the poly resistors values and without changing the ADC chip design.
Date of Conference: 12-14 December 2007
Date Added to IEEE Xplore: 07 January 2008
ISBN Information:
Conference Location: College Park, MD, USA

Contact IEEE to Subscribe

References

References is not available for this document.