Effect of parameter variations at chip and wafer level on clock skews | IEEE Journals & Magazine | IEEE Xplore