ExTest Scheduling and Optimization for 2.5-D SoCs With Wrapped Tiles | IEEE Journals & Magazine | IEEE Xplore