26.1 A 5.5mW ADPLL-based receiver with hybrid-loop interference rejection for BLE application in 65nm CMOS | IEEE Conference Publication | IEEE Xplore