Low Voltage Digitally Controlled Impedance Based Energy Efficient Vedic Multiplier Design on 28nm FPGA | IEEE Conference Publication | IEEE Xplore