A 4.8–6.8GHz phase-locked loop with power optimized design methodology for dividers | IEEE Conference Publication | IEEE Xplore