A 9b, 1.12ps resolution 2.5b/stage pipelined time-to-digital converter in 65nm CMOS using time-register | IEEE Conference Publication | IEEE Xplore