Low-Latency Digit-Serial Systolic Double Basis Multiplier over - Using Subquadratic Toeplitz Matrix-Vector Product Approach | IEEE Journals & Magazine | IEEE Xplore