Inductor modeling with layout-dependent effects in 40nm CMOS process | IEEE Conference Publication | IEEE Xplore