A 6.6pJ/bit/iter radix-16 modified log-MAP decoder using two-stage ACS architecture | IEEE Conference Publication | IEEE Xplore