A low-resistance self-aligned T-shaped gate for high-performance sub-0.1-/spl mu/m CMOS | IEEE Journals & Magazine | IEEE Xplore