Layout styles to improve CDM ESD robustness of integrated circuits in 65-nm CMOS process | IEEE Conference Publication | IEEE Xplore