Board level flat and vertical drop impact reliability for wafer level chip scale package | IEEE Conference Publication | IEEE Xplore