A 960-Mb/s/pin interface for skew-tolerant bus using low jitter PLL | IEEE Journals & Magazine | IEEE Xplore