A 65-nm-CMOS 100-MHz 87%-efficient DC-DC down converter based on dual-die system-in-package integration | IEEE Conference Publication | IEEE Xplore