A dual execution pipelined floating-point CMOS processor | IEEE Conference Publication | IEEE Xplore