500MSPS with 80dB SFDR SHA for Time interleaved application using LATERAL PNP in CMOS process | IEEE Conference Publication | IEEE Xplore