Case study of fault-tolerant architectures for 90nm CMOS crythographic cores | IEEE Conference Publication | IEEE Xplore