An architecture and an algorithm for fully digital correction of monolithic pipelined ADCs | IEEE Journals & Magazine | IEEE Xplore