A 200 MHz CMOS pipelined multiplier-accumulator using a quasi-domino dynamic full-adder cell design | IEEE Journals & Magazine | IEEE Xplore