FPGA implementation of a stereo matching processor based on window-parallel-and-pixel-parallel architecture | IEEE Conference Publication | IEEE Xplore