80 Gbit/s monolithically integrated clock and data recovery circuit with 1:2 DEMUX using InP-based DHBTs | IEEE Conference Publication | IEEE Xplore