A VLSI architecture for visible watermarking in a secure still digital camera (S/sup 2/DC) design (Corrected)* | IEEE Journals & Magazine | IEEE Xplore