Register placement for low power clock network | IEEE Conference Publication | IEEE Xplore