A 400-MHz random-cycle dual-port interleaved DRAM (D/sup 2/RAM) with standard CMOS Process | IEEE Journals & Magazine | IEEE Xplore