Improvement of data retention time in DRAM using recessed channel array transistors with asymmetric channel doping for 80 nm feature size and beyond | IEEE Conference Publication | IEEE Xplore