Design, modeling, and hardware correlation of a 3.2Gb/s/pair memory channel | IEEE Journals & Magazine | IEEE Xplore