A 4.5-GHz 130-nm 32-KB L0 cache with a leakage-tolerant self reverse-bias bitline scheme | IEEE Journals & Magazine | IEEE Xplore