Loading [MathJax]/extensions/MathZoom.js
Nanometer CMOS characterization and compact modeling at deep-cryogenic temperatures | IEEE Conference Publication | IEEE Xplore

Nanometer CMOS characterization and compact modeling at deep-cryogenic temperatures


Abstract:

The characterization of nanometer CMOS transistors of different aspect ratios at deep-cryogenic temperatures (4 K and 100 mK) is presented for two standard CMOS technolog...Show More

Abstract:

The characterization of nanometer CMOS transistors of different aspect ratios at deep-cryogenic temperatures (4 K and 100 mK) is presented for two standard CMOS technologies (40 nm and 160 nm). A detailed understanding of the device physics at those temperatures was developed and captured in an augmented MOS11/PSP model. The accuracy of the proposed model is demonstrated by matching simulations and measurements for DC and time-domain at 4 K and, for the first time, at 100 mK.
Date of Conference: 11-14 September 2017
Date Added to IEEE Xplore: 16 October 2017
ISBN Information:
Electronic ISSN: 2378-6558
Conference Location: Leuven, Belgium

Contact IEEE to Subscribe

References

References is not available for this document.