A 13-bit 60MS/s split pipelined ADC with background gain and mismatch error calibration | IEEE Conference Publication | IEEE Xplore