Loading [a11y]/accessibility-menu.js
A Counter Architecture for Online DVFS Profitability Estimation | IEEE Journals & Magazine | IEEE Xplore

A Counter Architecture for Online DVFS Profitability Estimation


Abstract:

Dynamic voltage and frequency scaling (DVFS) is a well known and effective technique for reducing power consumption in modern microprocessors. An important concern though...Show More

Abstract:

Dynamic voltage and frequency scaling (DVFS) is a well known and effective technique for reducing power consumption in modern microprocessors. An important concern though is to estimate its profitability in terms of performance and energy. Current DVFS profitability estimation approaches, however, lack accuracy or incur runtime performance and/or energy overhead. This paper proposes a counter architecture for online DVFS profitability estimation on superscalar out-of-order processors. The counter architecture teases apart the fraction of the execution time that is susceptible to clock frequency versus the fraction that is insusceptible to clock frequency. By doing so, the counter architecture can accurately estimate the performance and energy consumption at different V/f operating points from a single program execution. The DVFS counter architecture estimates performance, energy consumption, and energy-delaysquared-product (ED2P) within 0.2, 0.5, and 0.8 percent on average, respectively, over a 4x frequency range. Further, the counter architecture incurs a small hardware cost and is an enabler for online DVFS scheduling both at the intracore as well as at the intercore level in a multicore processor.
Published in: IEEE Transactions on Computers ( Volume: 59, Issue: 11, November 2010)
Page(s): 1576 - 1583
Date of Publication: 18 March 2010

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.