Loading [MathJax]/extensions/MathZoom.js
A fault-tolerant mapping scheme for a configurable multiprocessor system | IEEE Journals & Magazine | IEEE Xplore

A fault-tolerant mapping scheme for a configurable multiprocessor system


Abstract:

A fault-tolerant mapping scheme for a configurable multiprocessor system using multistage interconnection networks is presented. By adapting its interprocessor connection...Show More

First Page of the Article

Abstract:

A fault-tolerant mapping scheme for a configurable multiprocessor system using multistage interconnection networks is presented. By adapting its interprocessor connections, the multiprocessor system can provide many regular topological configurations suitable for a variety of parallel computation applications. The configurability of the system is achieved by applying a set of configuration procedures to a linear address space of the system. The central idea behind the scheme is the use of two transformations to restore the linear address space in the presence of processor failures. The fault-tolerant mapping scheme is composed of three algorithms. The algorithms adaptively use the two transformations to handle three different types of faults: single faults, double faults, and triple or greater faults. It is shown that when there are a few processor failures, the algorithms can effectively achieve fault-free linear subspaces with graceful degradation.<>
Published in: IEEE Transactions on Computers ( Volume: 38, Issue: 2, February 1989)
Page(s): 227 - 237
Date of Publication: 28 February 1989

ISSN Information:

First Page of the Article


Contact IEEE to Subscribe

References

References is not available for this document.