High-speed parallel-prefix VLSI Ling adders | IEEE Journals & Magazine | IEEE Xplore

High-speed parallel-prefix VLSI Ling adders


Abstract:

Parallel-prefix adders offer a highly efficient solution to the binary addition problem and are well-suited for VLSI implementations. A novel framework is introduced, whi...Show More

Abstract:

Parallel-prefix adders offer a highly efficient solution to the binary addition problem and are well-suited for VLSI implementations. A novel framework is introduced, which allows the design of parallel-prefix Ling adders. The proposed approach saves one-logic level of implementation compared to the parallel-prefix structures proposed for the traditional definition of carry lookahead equations and reduces the fanout requirements of the design. Experimental results reveal that the proposed adders achieve delay reductions of up to 14 percent when compared to the fastest parallel-prefix architectures presented for the traditional definition of carry equations.
Published in: IEEE Transactions on Computers ( Volume: 54, Issue: 2, February 2005)
Page(s): 225 - 231
Date of Publication: 10 January 2005

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.