Measurements and analysis of SER-tolerant latch in a 90-nm dual-V/sub T/ CMOS process | IEEE Journals & Magazine | IEEE Xplore